-
Notifications
You must be signed in to change notification settings - Fork 0
/
lpm_ffs.v
145 lines (112 loc) · 2 KB
/
lpm_ffs.v
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
module lpm_ff0(
clock,
data,
enable,
q
);
input clock;
input [31:0] data;
input enable;
output [31:0] q;
reg [31:0] r_q = 32'd0;
assign q = r_q;
always @(posedge clock) begin
if (enable) begin
r_q <= data;
end
end
endmodule
////////////////////////////////////////////////////////////////////////////////
module lpm_ff1(
clock,
data,
q
);
input clock;
input [31:0] data;
output [31:0] q;
reg [31:0] r_q = 32'd0;
assign q = r_q;
always @(posedge clock) begin
r_q <= data;
end
endmodule
////////////////////////////////////////////////////////////////////////////////
module lpm_ff2(
clock,
data,
q
);
input clock;
input [127:0] data;
output [127:0] q;
reg [127:0] r_q = 128'd0;
assign q = r_q;
always @(posedge clock) begin
r_q <= data;
end
endmodule
////////////////////////////////////////////////////////////////////////////////
module lpm_ff3(
clock,
data,
q
);
input clock;
input [23:0] data;
output [23:0] q;
reg [23:0] r_q = 24'd0;
assign q = r_q;
always @(posedge clock) begin
r_q <= data;
end
endmodule
////////////////////////////////////////////////////////////////////////////////
module lpm_ff4(
clock,
data,
q
);
input clock;
input [15:0] data;
output [15:0] q;
reg [15:0] r_q = 16'd0;
assign q = r_q;
always @(posedge clock) begin
r_q <= data;
end
endmodule
////////////////////////////////////////////////////////////////////////////////
module lpm_ff5(
clock,
data,
q
);
input clock;
input [7:0] data;
output [7:0] q;
reg [7:0] r_q = 8'd0;
assign q = r_q;
always @(posedge clock) begin
r_q <= data;
end
endmodule
////////////////////////////////////////////////////////////////////////////////
module lpm_ff6(
clock,
data,
enable,
q
);
input clock;
input [127:0] data;
input enable;
output [127:0] q;
reg [127:0] r_q = 128'd0;
assign q = r_q;
always @(posedge clock) begin
if (enable) begin
r_q <= data;
end
end
endmodule