Skip to content
This repository has been archived by the owner on Oct 24, 2024. It is now read-only.

Latest commit

 

History

History
21 lines (12 loc) · 1.4 KB

File metadata and controls

21 lines (12 loc) · 1.4 KB

Digital Logic Design 2022-2023, Course Final Project

This project is the final test of the "Digital Logic Design" course at the Polytechnic of Milan, A.Y. 2022/23.

Evaluation: 30 / 30

Collaborators

Project Description

The objective of the project is to develop a hardware component that, upon receiving as input a memory address and information about the desired output channel, displays the content of that address on the specified channel.

The design includes seven interfaces, comprising 2 primary inputs (W and START), both 1-bit, and 5 outputs (Z0, Z1, Z2, Z3, DONE), with the first 4 outputs (8 bits each) designated for reporting all bits of the memory word, and DONE as a 1-bit output. Additionally, a reset signal (RESET) and a clock signal (CLK) are unique to the component.

The specification requires the creation of a hardware module in VHDL that interfaces with memory and receives information through a one-bit serial input about a memory location. The content from this location is then to be routed to one of four available output channels.

Software used

  • Xilinx Vivado